Low-Power High-Speed ADCs for Nanometer CMOS Integration: Analog Circuits and Signal Processing
Autor Zhiheng Cao, Shouli Yanen Limba Engleză Paperback – 22 noi 2010
1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ADCs, it achieves 74dB SFDR for 10MHz and 71dB SFDR for 100MHz input.
2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash.
3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for >2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size.
| Toate formatele și edițiile | Preț | Express |
|---|---|---|
| Paperback (1) | 607.04 lei 6-8 săpt. | |
| SPRINGER NETHERLANDS – 22 noi 2010 | 607.04 lei 6-8 săpt. | |
| Hardback (1) | 612.85 lei 6-8 săpt. | |
| SPRINGER NETHERLANDS – 8 iul 2008 | 612.85 lei 6-8 săpt. |
Din seria Analog Circuits and Signal Processing
- 5%
Preț: 867.99 lei - 9%
Preț: 680.71 lei -
Preț: 373.60 lei - 15%
Preț: 611.74 lei - 15%
Preț: 612.23 lei - 18%
Preț: 905.27 lei - 15%
Preț: 614.41 lei - 18%
Preț: 882.83 lei - 15%
Preț: 606.87 lei - 15%
Preț: 617.25 lei - 15%
Preț: 617.08 lei - 18%
Preț: 852.64 lei - 18%
Preț: 907.85 lei - 15%
Preț: 608.15 lei - 15%
Preț: 616.28 lei - 18%
Preț: 803.97 lei - 15%
Preț: 617.39 lei - 15%
Preț: 615.22 lei - 18%
Preț: 911.05 lei - 15%
Preț: 617.72 lei - 15%
Preț: 607.49 lei - 15%
Preț: 610.01 lei - 15%
Preț: 610.96 lei - 15%
Preț: 615.35 lei - 15%
Preț: 607.17 lei - 15%
Preț: 611.12 lei - 18%
Preț: 904.96 lei - 18%
Preț: 1069.64 lei - 15%
Preț: 611.74 lei - 15%
Preț: 608.78 lei - 15%
Preț: 611.27 lei - 18%
Preț: 853.55 lei - 18%
Preț: 906.17 lei - 18%
Preț: 1333.07 lei - 18%
Preț: 1071.93 lei - 15%
Preț: 609.22 lei - 15%
Preț: 616.28 lei - 15%
Preț: 613.94 lei - 15%
Preț: 617.72 lei - 18%
Preț: 911.05 lei - 15%
Preț: 615.97 lei - 15%
Preț: 616.15 lei - 18%
Preț: 907.54 lei - 18%
Preț: 908.00 lei - 18%
Preț: 906.34 lei - 15%
Preț: 616.45 lei - 20%
Preț: 601.20 lei - 18%
Preț: 964.40 lei
Preț: 607.04 lei
Preț vechi: 714.16 lei
-15% Nou
Puncte Express: 911
Preț estimativ în valută:
107.44€ • 125.25$ • 93.97£
107.44€ • 125.25$ • 93.97£
Carte tipărită la comandă
Livrare economică 20 ianuarie-03 februarie 26
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9789048178858
ISBN-10: 9048178851
Pagini: 112
Ilustrații: XIII, 95 p.
Dimensiuni: 155 x 235 x 6 mm
Greutate: 0.17 kg
Ediția:Softcover reprint of hardcover 1st ed. 2008
Editura: SPRINGER NETHERLANDS
Colecția Springer
Seria Analog Circuits and Signal Processing
Locul publicării:Dordrecht, Netherlands
ISBN-10: 9048178851
Pagini: 112
Ilustrații: XIII, 95 p.
Dimensiuni: 155 x 235 x 6 mm
Greutate: 0.17 kg
Ediția:Softcover reprint of hardcover 1st ed. 2008
Editura: SPRINGER NETHERLANDS
Colecția Springer
Seria Analog Circuits and Signal Processing
Locul publicării:Dordrecht, Netherlands
Public țintă
ResearchCuprins
A 52 mW 10 b 210 MS/s Two-Step ADC for Digital IF Receivers in 130 nm CMOS.- A 32 mW 1.25 GS/s 6 b 2 b/Step SAR ADC in 130 nm Digital CMOS.- A 0.4 ps-RMS-Jitter 1–3 GHz Clock Multiplier PLL Using Phase-Noise Preamplification.- Conclusions and Future Directions.
Textul de pe ultima copertă
Low-Power High-Speed ADCs for Nanometer CMOS Integration is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption for a given speed and resolution than previous designs, through architectural and circuit innovations that take advantage of unique features of nanometer CMOS processes. A phase lock loop (PLL) clock multiplier has also been designed using new circuit techniques and successfully tested.
1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ADCs, it achieves 74dB SFDR for 10MHz and 71dB SFDR for 100MHz input.
2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash.
3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for >2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size.
1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ADCs, it achieves 74dB SFDR for 10MHz and 71dB SFDR for 100MHz input.
2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash.
3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for >2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size.
Caracteristici
Implementation detail of three state-of-the-art low-power high-performance ADC and clock multiplier PLL designs using unique architectures Concise and graphical explanation of key points in ADC/PLL design at both architecture and circuit level Theory backed by extensive measurement results from actual silicon