Broadband Direct RF Digitization Receivers: Analog Circuits and Signal Processing, cartea 121
Autor Olivier Jaminen Limba Engleză Paperback – 27 aug 2016
A two-chip implementation is presented, using BiCMOS and 65nm CMOS processes, together with the block and system-level measurement results. Readers will benefit from the techniques presented, which are highly competitive, both in terms of cost and RF performance, while drastically reducing power consumption.
| Toate formatele și edițiile | Preț | Express |
|---|---|---|
| Paperback (1) | 601.08 lei 38-44 zile | |
| Springer International Publishing – 27 aug 2016 | 601.08 lei 38-44 zile | |
| Hardback (1) | 617.72 lei 6-8 săpt. | |
| Springer International Publishing – 19 sep 2013 | 617.72 lei 6-8 săpt. |
Din seria Analog Circuits and Signal Processing
- 5%
Preț: 867.99 lei - 9%
Preț: 680.71 lei -
Preț: 373.60 lei - 18%
Preț: 1071.93 lei - 15%
Preț: 611.27 lei - 15%
Preț: 609.22 lei - 15%
Preț: 614.41 lei - 15%
Preț: 617.72 lei - 15%
Preț: 607.04 lei - 15%
Preț: 616.15 lei - 15%
Preț: 616.28 lei - 15%
Preț: 611.74 lei - 18%
Preț: 853.55 lei - 18%
Preț: 906.17 lei - 15%
Preț: 616.28 lei - 15%
Preț: 616.28 lei - 18%
Preț: 911.05 lei - 15%
Preț: 615.97 lei - 18%
Preț: 911.05 lei - 15%
Preț: 617.08 lei - 15%
Preț: 610.96 lei - 15%
Preț: 610.01 lei - 15%
Preț: 607.17 lei - 15%
Preț: 615.35 lei - 15%
Preț: 611.12 lei - 18%
Preț: 908.00 lei - 18%
Preț: 852.64 lei - 18%
Preț: 907.85 lei - 15%
Preț: 612.23 lei - 15%
Preț: 608.78 lei - 15%
Preț: 608.15 lei - 18%
Preț: 905.27 lei - 15%
Preț: 611.74 lei - 18%
Preț: 1333.07 lei - 18%
Preț: 803.97 lei - 15%
Preț: 617.39 lei - 18%
Preț: 882.83 lei - 15%
Preț: 613.94 lei - 15%
Preț: 615.22 lei - 15%
Preț: 606.87 lei - 15%
Preț: 617.25 lei - 15%
Preț: 617.72 lei - 15%
Preț: 607.49 lei - 5%
Preț: 684.61 lei - 18%
Preț: 906.34 lei - 15%
Preț: 616.45 lei - 20%
Preț: 601.20 lei - 18%
Preț: 964.40 lei
Preț: 601.08 lei
Preț vechi: 751.35 lei
-20% Nou
Puncte Express: 902
Preț estimativ în valută:
106.36€ • 124.72$ • 93.41£
106.36€ • 124.72$ • 93.41£
Carte tipărită la comandă
Livrare economică 06-12 februarie 26
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9783319345338
ISBN-10: 3319345338
Pagini: 178
Ilustrații: XVI, 162 p. 166 illus., 68 illus. in color.
Dimensiuni: 155 x 235 x 9 mm
Greutate: 0.33 kg
Ediția:Softcover reprint of the original 1st ed. 2014
Editura: Springer International Publishing
Colecția Springer
Seria Analog Circuits and Signal Processing
Locul publicării:Cham, Switzerland
ISBN-10: 3319345338
Pagini: 178
Ilustrații: XVI, 162 p. 166 illus., 68 illus. in color.
Dimensiuni: 155 x 235 x 9 mm
Greutate: 0.33 kg
Ediția:Softcover reprint of the original 1st ed. 2014
Editura: Springer International Publishing
Colecția Springer
Seria Analog Circuits and Signal Processing
Locul publicării:Cham, Switzerland
Cuprins
RF Receiver Architecture State-of-the-Art.- System-Level Design Framework for Direct RF Digitization Receivers.- Application to the System Design of a Multi-Channel Cable Receiver.- Realization & Measurements.- Conclusions & Perspectives.
Textul de pe ultima copertă
This book discusses the trade-offs involved in designing direct RF digitization receivers for the radio frequency and digital signal processing domains. A system-level framework is developed, quantifying the relevant impairments of the signal processing chain, through a comprehensive system-level analysis. Special focus is given to noise analysis (thermal noise, quantization noise, saturation noise, signal-dependent noise), broadband non-linear distortion analysis, including the impact of the sampling strategy (low-pass, band-pass), analysis of time-interleaved ADC channel mismatches, sampling clock purity and digital channel selection. The system-level framework described is applied to the design of a cable multi-channel RF direct digitization receiver. An optimum RF signal conditioning, and some algorithms (automatic gain control loop, RF front-end amplitude equalization control loop) are used to relax the requirements of a 2.7GHz 11-bit ADC. A two-chip implementation is presented, using BiCMOS and 65nm CMOS processes, together with the block and system-level measurement results. Readers will benefit from the techniques presented, which are highly competitive, both in terms of cost and RF performance, while drastically reducing power consumption.
· Provides system-level analysis of direct RF sampling & digitization receivers, from the antenna to the digital channel selection;
· Includes analysis of broadband non-linearity, applicable for low-pass and band-pass sampling strategies;
· Provides system-level analysis of direct RF sampling & digitization receivers, from the antenna to the digital channel selection;
· Includes analysis of broadband non-linearity, applicable for low-pass and band-pass sampling strategies;
- Describes system-level design of an application-optimized signal conditioner, including a single-inductance multi-slope programmable RF amplitude equalizer, together with its control algorithm and a mixed-signal AGC loop combining RMS and peakdetection.
Caracteristici
Provides system-level analysis of direct RF sampling & digitization receivers, from the antenna to the digital channel selection Includes analysis of broadband non-linearity, applicable for low-pass and band-pass sampling strategies Describes system-level design of an application-optimized signal conditioner, including a single-inductance multi-slope programmable RF amplitude equalizer, together with its control algorithm and a mixed-signal AGC loop combining RMS and peak detection