Low Power Interconnect Design
Autor Sandeep Sainien Limba Engleză Paperback – 9 oct 2016
| Toate formatele și edițiile | Preț | Express |
|---|---|---|
| Paperback (1) | 595.37 lei 38-44 zile | |
| Springer – 9 oct 2016 | 595.37 lei 38-44 zile | |
| Hardback (1) | 615.66 lei 6-8 săpt. | |
| Springer – 15 iun 2015 | 615.66 lei 6-8 săpt. |
Preț: 595.37 lei
Preț vechi: 744.21 lei
-20% Nou
Puncte Express: 893
Preț estimativ în valută:
105.37€ • 123.57$ • 92.39£
105.37€ • 123.57$ • 92.39£
Carte tipărită la comandă
Livrare economică 22-28 ianuarie 26
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781493942947
ISBN-10: 1493942948
Pagini: 169
Ilustrații: XVII, 152 p. 111 illus., 12 illus. in color.
Dimensiuni: 155 x 235 mm
Ediția:Softcover reprint of the original 1st ed. 2015
Editura: Springer
Colecția Springer
Locul publicării:New York, NY, United States
ISBN-10: 1493942948
Pagini: 169
Ilustrații: XVII, 152 p. 111 illus., 12 illus. in color.
Dimensiuni: 155 x 235 mm
Ediția:Softcover reprint of the original 1st ed. 2015
Editura: Springer
Colecția Springer
Locul publicării:New York, NY, United States
Cuprins
Part I Basics of Interconnect Design.- Introduction to Interconnects.- CMOS Buffer.- Part II Buffer and Schmidt trigger Insertion Techniques for Low Power Interconnect Design.- Buffer Insertion as a Solution to Interconnect Issues.- Schmidt Trigger Approach.- Part III Bus Coding Techniques for Low Power Interconnect Design.- Bus Coding Techniques.
Textul de pe ultima copertă
This book provides practical solutions for delay and power reduction for on-chip interconnects and buses. It provides an in depth description of the problem of signal delay and extra power consumption, possible solutions for delay and glitch removal, while considering the power reduction of the total system. Coverage focuses on use of the Schmitt Trigger as an alternative approach to buffer insertion for delay and power reduction in VLSI interconnects. In the last section of the book, various bus coding techniques are discussed to minimize delay and power in address and data buses.
· Provides practical solutions for delay and power reduction for on-chip interconnects and buses;
· Focuses on Deep Sub micron technology devices and interconnects;
· Offers in depth analysis of delay, including details regarding crosstalk and parasitics;
· Describes use of the Schmitt Trigger as a versatile alternative approach to buffer insertion for delay and power reduction in VLSI interconnects;
· Provides detailed simulation results to support the theoretical discussions.
· Provides details of delay and power efficient bus coding techniques.
· Provides practical solutions for delay and power reduction for on-chip interconnects and buses;
· Focuses on Deep Sub micron technology devices and interconnects;
· Offers in depth analysis of delay, including details regarding crosstalk and parasitics;
· Describes use of the Schmitt Trigger as a versatile alternative approach to buffer insertion for delay and power reduction in VLSI interconnects;
· Provides detailed simulation results to support the theoretical discussions.
· Provides details of delay and power efficient bus coding techniques.
Caracteristici
Provides practical solutions for delay and power reduction for on-chip interconnects and buses Focuses on Deep Sub micron technology devices and interconnects Offers in depth analysis of delay, including details regarding crosstalk and parasitics Describes use of the Schmitt Trigger as a versatile alternative approach to buffer insertion for delay and power reduction in VLSI interconnects Provides detailed simulation results to support the theoretical discussions Provides details of delay and power efficient bus coding techniques