Design Automation for Timing-Driven Layout Synthesis: The Springer International Series in Engineering and Computer Science, cartea 198
Autor S. Sapatnekar, Sung-Mo (Steve) Kangen Limba Engleză Paperback – 4 oct 2012
Din seria The Springer International Series in Engineering and Computer Science
- 18%
Preț: 1177.92 lei - 18%
Preț: 921.36 lei - 20%
Preț: 615.32 lei - 20%
Preț: 621.64 lei - 20%
Preț: 618.96 lei - 24%
Preț: 847.29 lei - 20%
Preț: 622.37 lei - 20%
Preț: 950.07 lei - 20%
Preț: 621.01 lei - 18%
Preț: 903.90 lei - 20%
Preț: 950.72 lei - 18%
Preț: 919.85 lei - 15%
Preț: 621.23 lei - 18%
Preț: 913.32 lei - 18%
Preț: 1173.85 lei - 15%
Preț: 619.12 lei - 18%
Preț: 904.83 lei - 18%
Preț: 904.83 lei - 20%
Preț: 1234.64 lei - 20%
Preț: 1725.82 lei - 20%
Preț: 945.61 lei -
Preț: 381.30 lei - 20%
Preț: 610.19 lei - 18%
Preț: 1193.58 lei - 20%
Preț: 622.65 lei - 20%
Preț: 1234.18 lei - 18%
Preț: 911.89 lei - 20%
Preț: 625.45 lei - 15%
Preț: 617.25 lei - 18%
Preț: 1179.97 lei - 15%
Preț: 624.94 lei - 15%
Preț: 618.83 lei - 20%
Preț: 620.83 lei - 18%
Preț: 923.62 lei - 15%
Preț: 619.25 lei - 18%
Preț: 1180.20 lei - 18%
Preț: 912.45 lei
Preț: 907.85 lei
Preț vechi: 1107.13 lei
-18%
Puncte Express: 1362
Carte tipărită la comandă
Livrare economică 29 mai-12 iunie
Specificații
ISBN-13: 9781461363934
ISBN-10: 1461363934
Pagini: 296
Ilustrații: XXI, 269 p.
Dimensiuni: 155 x 235 x 16 mm
Greutate: 0.42 kg
Ediția:Softcover reprint of the original 1st ed. 1993
Editura: Springer Us
Colecția Springer
Seria The Springer International Series in Engineering and Computer Science
Locul publicării:New York, NY, United States
ISBN-10: 1461363934
Pagini: 296
Ilustrații: XXI, 269 p.
Dimensiuni: 155 x 235 x 16 mm
Greutate: 0.42 kg
Ediția:Softcover reprint of the original 1st ed. 1993
Editura: Springer Us
Colecția Springer
Seria The Springer International Series in Engineering and Computer Science
Locul publicării:New York, NY, United States
Public țintă
ResearchCuprins
1 Introduction.- 1.1 The Process of IC Design.- 1.2 Layout Styles.- 1.3 Timing-driven Layout.- 1.4 Outline of the Book.- 2 Delay Estimation.- 2.1 Introduction.- 2.2 Micromodeling — The RC Model.- 2.3 Macromodeling.- 2.4 Worst-case Delay Estimation.- 2.5 Delay Calculation at the Circuit Level.- 2.6 Posynomial Delay Modeling.- 2.7 A Case Study: iCONTRAST’s Timing Analyzer.- 2.8 Summary.- 3 Transistor Sizing Algorithms: Existing Approaches.- 3.1 Introduction.- 3.2 The TILOS Algorithm.- 3.3 The Method of Feasible Directions (MFD) Algorithm.- 3.4 Lagrangian Multiplier Approaches.- 3.5 Two-step Optimization.- 3.6 Other Approaches.- 3.7 Summary of Previous Approaches.- 4 A Convex Programming Approach to Transistor Sizing.- 4.1 Introduction.- 4.2 The Convex Programming Algorithm.- 4.3 Experimental Results.- 4.4 Summary.- 5 Global Routing Using Zero-one Integer Linear Programming.- 5.1 Introduction.- 5.2 Extracting Global Routing Information.- 5.3 Global Routing Phases.- 5.4 Global Routing on Medium-sized Arrays.- 5.5 Application to Custom Logic Layout.- 5.6 Handling Very Large Circuits.- 5.7 Runtime Complexity.- 5.8 Conclusion.- 6 Timing-driven CMOS Layout Synthesis.- 6.1 Introduction.- 6.2 A Methodology for Designing CMOS Standard Cells.- 6.3 The Metal-Metal Matrix (M3) Layout Style for Two level Technologies.- 6.4 iCGEN: A CMOS Layout Synthesis System for Three-level Metal Technology.