Single-Instruction Multiple-Data Execution: Synthesis Lectures on Computer Architecture
Autor Christopher J. Hughesen Limba Engleză Paperback – 27 mai 2015
Din seria Synthesis Lectures on Computer Architecture
-
Preț: 429.84 lei -
Preț: 231.50 lei -
Preț: 438.15 lei -
Preț: 399.94 lei -
Preț: 219.69 lei -
Preț: 373.76 lei -
Preț: 465.47 lei - 20%
Preț: 291.51 lei -
Preț: 249.15 lei -
Preț: 473.18 lei -
Preț: 297.69 lei -
Preț: 231.24 lei -
Preț: 188.83 lei -
Preț: 296.27 lei -
Preț: 435.20 lei -
Preț: 232.53 lei -
Preț: 404.94 lei -
Preț: 374.38 lei - 15%
Preț: 391.05 lei -
Preț: 255.81 lei -
Preț: 367.75 lei -
Preț: 253.48 lei -
Preț: 251.71 lei -
Preț: 186.48 lei -
Preț: 185.30 lei -
Preț: 199.58 lei -
Preț: 199.28 lei -
Preț: 199.00 lei -
Preț: 200.48 lei -
Preț: 231.41 lei -
Preț: 374.10 lei -
Preț: 253.76 lei -
Preț: 250.82 lei -
Preț: 252.57 lei -
Preț: 442.56 lei -
Preț: 247.93 lei -
Preț: 471.03 lei -
Preț: 203.85 lei -
Preț: 372.87 lei -
Preț: 434.01 lei -
Preț: 248.76 lei -
Preț: 231.98 lei -
Preț: 232.09 lei - 20%
Preț: 197.74 lei -
Preț: 231.41 lei -
Preț: 304.14 lei -
Preț: 253.19 lei
Preț: 335.90 lei
Puncte Express: 504
Carte tipărită la comandă
Livrare economică 15-29 iunie
Specificații
ISBN-13: 9783031006180
ISBN-10: 3031006186
Pagini: 124
Ilustrații: XVI, 105 p.
Dimensiuni: 191 x 235 x 8 mm
Greutate: 0.25 kg
Editura: Springer
Colecția Synthesis Lectures on Computer Architecture
Seria Synthesis Lectures on Computer Architecture
Locul publicării:Cham, Switzerland
ISBN-10: 3031006186
Pagini: 124
Ilustrații: XVI, 105 p.
Dimensiuni: 191 x 235 x 8 mm
Greutate: 0.25 kg
Editura: Springer
Colecția Synthesis Lectures on Computer Architecture
Seria Synthesis Lectures on Computer Architecture
Locul publicării:Cham, Switzerland
Cuprins
Preface.- Acknowledgments.- Data Parallelism.- Exploiting Data Parallelism with SIMD Execution.- Computation and Control Flow.- Memory Operations.- Horizontal Operations.- Conclusions.- Bibliography.- Author's Biography .
Notă biografică
Christopher J.Hughes is a principal engineer at Intel Labs, where he joined in August 2003. He received his Ph.D. in Computer Science from the University of Illinois at Urbana-Champaign in 2003, Master of Science degree in Computer Science from the University of Illinois at Urbana-Champaign in 2000, and Bachelor of Science degree in Electrical Engineering and Bachelor of Arts degree in Computer Science from Rice University in 1998. He led the teams that defined the gather instructions in Intel AVX2, the gather and scatter instructions in Intel AVX-512, and Intels AVX-512CD instructions. His research focuses on highly parallel architectures for compute- and data-intensive applications.